DocumentCode
424434
Title
Low-Power Asynchronous Viterbi Decoder for Wireless Applications
Author
Kawokgy, M. ; Andre, C. ; Salama, T.
Author_Institution
University of Toronto, Canada
fYear
2004
fDate
11-11 Aug. 2004
Firstpage
286
Lastpage
289
Abstract
This paper describes the implementation of an asynchronous 64-state, 1/2-rate Viterbi decoder using an original architecture and design methodology. The decoder is intended for wireless communications applications, where bit rates over 100 Mb/s and minimum power consumption are sought. The choice of an asynchronous design was predicated by the power and speed advantages of such a methodology. Asynchronous designs are inherently data driven and are active only when doing useful work, enabling considerable savings in power and operating at the average speed of all components. The decoder, implemented in a 0.18 µm CMOS technology, occupies an area of 2 mm^2 and operates above 200 Mb/s while consuming 85 mW: a 55% power reduction when compared to state of the art synchronous design implemented in a 0.25 µm technology.
Keywords
Asynchronous; Bundled-Data; Digital signal Processing; Four-Phase; Handshaking Protocol; Low-Power; Register Transfer Level; Speed-Independent; Synchronous; VHDL; Viterbi Algorithm; Wireless; Asynchronous; Bundled-Data; Digital signal Processing; Four-Phase; Handshaking Protocol; Low-Power; Register Transfer Level; Speed-Independent; Synchronous; VHDL; Viterbi Algorithm; Wireless;
fLanguage
English
Publisher
ieee
Conference_Titel
Low Power Electronics and Design, 2004. ISLPED '04. Proceedings of the 2004 International Symposium on
Conference_Location
Newport Beach, CA, USA
Print_ISBN
1-58113-929-2
Type
conf
Filename
1383005
Link To Document