• DocumentCode
    424439
  • Title

    Low-Power Carry-Select Adder Using Adaptive Supply Voltage Based on Input Vector Patterns

  • Author

    Suzuki, Hajime ; Woopyo Jeong ; Roy, Kaushik

  • Author_Institution
    Renesas Technology Corporation, Japan
  • fYear
    2004
  • fDate
    11-11 Aug. 2004
  • Firstpage
    313
  • Lastpage
    318
  • Abstract
    Demands for the low power VLSI have been pushing the aggressive design methodologies to reduce the power consumption drastically. To meet the growing demand, we propose Adaptive Supply Voltage Carry-Select Adder (CSA) based on the input vector patterns. A proposed level converter based on the Complementary Pass Transistor Logic (CPL) cancels out the delay penalty of level conversion. We achieved 26% power improvement on a 128-bit CSA prototype over a conventional design with same performance.
  • Keywords
    Adaptive Supply Voltage; Carry-Select Adder; Low Power Adder; Adaptive Supply Voltage; Carry-Select Adder; Low Power Adder;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Low Power Electronics and Design, 2004. ISLPED '04. Proceedings of the 2004 International Symposium on
  • Conference_Location
    Newport Beach, CA, USA
  • Print_ISBN
    1-58113-929-2
  • Type

    conf

  • Filename
    1383010