Title :
A design for test technique for parametric analysis of SRAM: on-die low yield analysis
Author :
Mauck, Benjamin M. ; Ravichandran, Vishnumohan ; Mughal, Usman Azeez
Author_Institution :
Intel Corp., Hillsboro, OR, USA
Abstract :
Parametric analysis of microprocessor SRAM through special design for test features (DFT) is used extensively by fault isolation and failure analysis engineers to find and characterize defects. Unfortunately, a growing amount of leakage on each new process is distorting these low yield analysis (LYA) testmode l-V curves, making it increasingly difficult to find and differentiate defects. The goal of This work is to discuss the simulation and silicon results of a concept on-die LYA (ODLYA) circuit implemented in a 65 nm CMOS process technology. ODLYA is used to curve-trace individual transistors within an SRAM cell and read out results in an automated fashion. Taking measurements on-die eliminates interconnect-dominated IR drop and leakage distortion from several levels of multiplexing. The proposed implementation enables non-destructive high-speed parametric analysis with less dependency on growing cache sizes, number of cores, and scaling process technologies.
Keywords :
CMOS integrated circuits; SRAM chips; design for testability; failure analysis; integrated circuit testing; semiconductor process modelling; 65 nm; CMOS process technology; SRAM; design for test technique; failure analysis; fault isolation; leakage distortion; microprocessor; on-die low yield analysis; parametric analysis; scaling process technology; transistors; CMOS process; Circuit faults; Circuit simulation; Circuit testing; Design engineering; Design for testability; Failure analysis; Microprocessors; Random access memory; Silicon;
Conference_Titel :
Test Conference, 2004. Proceedings. ITC 2004. International
Print_ISBN :
0-7803-8580-2
DOI :
10.1109/TEST.2004.1386942