DocumentCode :
425611
Title :
MRAM defect analysis and fault modeling
Author :
Su, Chin-Lung ; Huang, Rei-Fu ; Cheng-Wen Wu ; Hung, Chien-Chuhg ; Kao, Ming-Jer ; Chang, Yeong-Jar ; Wen-Ching Wu
Author_Institution :
Dept. of Electr. Eng., Nat. Tsing Hua Univ., Hsinchu, Taiwan
fYear :
2004
fDate :
26-28 Oct. 2004
Firstpage :
124
Lastpage :
133
Abstract :
With the advent of system-on-chip (SOC), the demand for embedded memory cores increases rapidly. The magnetic random access memory (MRAM) is considered one of the potential candidates that replace current on-chip memories (RAM, EEPROM, and flash memory) in the future. The MRAM has a high speed and does not need high supply voltage for read/write operations, so it has the advantages of RAM and flash memory, making it a potentially good choice for SOC. The testing of MRAM, however, has not been fully investigated. In this work we classify and analyze the MRAM defects and their behavior, and propose its fault models. We have built a SPICE model of MRAM cell and performed defect injection and simulation of a real MRAM circuit. The circuit has been implemented and fabricated with a novel 0.18 m technology. The simulation results regarding the correlation between the defects and conventional fault models show that most of the defects can be covered by the stuck-at fault model. The test data based on the fabricated chips show that the stuck-at faults do cover most of the defects on the chips. However, from the experiment we also have identified two new faults, i.e., the Multi-Victims fault and Kink fault.
Keywords :
SPICE; fault simulation; integrated circuit modelling; integrated circuit testing; integrated memory circuits; random-access storage; 0.18 micron; EEPROM; RAM; SPICE model; embedded memory cores; fault simulation; flash memory; magnetic random access memory; memory defect analysis; memory fault modeling; onchip memory; read-write operation; stuck-at fault model; Circuit faults; Circuit simulation; Circuit testing; EPROM; Flash memory; Magnetic analysis; Magnetic cores; Random access memory; Read-write memory; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference, 2004. Proceedings. ITC 2004. International
Print_ISBN :
0-7803-8580-2
Type :
conf
DOI :
10.1109/TEST.2004.1386944
Filename :
1386944
Link To Document :
بازگشت