DocumentCode :
425727
Title :
IEEE P1500-compliant test wrapper design for hierarchical cores
Author :
Sehgal, Anuja ; Goe, Sandeep Kumar ; Marinissen, Erik Jan ; Chakrabarty, Krishnendu
Author_Institution :
Dept. of Electr. & Comput. Eng., Duke Univ., Durham, NC, USA
fYear :
2004
fDate :
26-28 Oct. 2004
Firstpage :
1203
Lastpage :
1212
Abstract :
Most system-on-chips (SOCs) today contain hierarchical cores that have multiple levels of design hierarchy. An efficient wrapper design for hierarchical cores is necessary to facilitate modular testing of SOCs. In most of the prior work on wrapper design for embedded cores, all the cores are assumed to have a flattened hierarchy. In this paper, we present a hierarchical core model and a generic IEEE P1500-compliant wrapper architecture for hierarchical cores. We assume that the embedded cores within the hierarchical cores are hard cores, since they are wrapped by the core vendor a priori and they have their own TAM architecture. Unlike prior wrapper design methods that assume a single test mode for hierarchical core wrappers, we present a general architecture for hierarchical core wrappers and describe various modes of operation of the wrapper. We design reconfigurable wrappers for hierarchical cores that can operate efficiently in all the test modes, thereby minimizing the overall time required to test the hierarchical core for any given TAM width. We propose a heuristic approach to solve the problem of hierarchical core wrapper design, and present experimental results for two hierarchical cores present in an ITC´02 benchmark SOC.
Keywords :
IEEE standards; integrated circuit design; integrated circuit testing; system-on-chip; automatic testing; benchmark SOC; embedded cores; generic IEEE P1500-compliant wrapper architecture; heuristic approach; hierarchical core testing; hierarchical core wrappers; reconfigurable wrapper design; single test mode; system-on-chips; test access mechanism architecture; wrapper operation; Automatic test pattern generation; Benchmark testing; Circuit testing; Coprocessors; Design methodology; Digital signal processing chips; Logic design; Logic testing; Process design; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference, 2004. Proceedings. ITC 2004. International
Print_ISBN :
0-7803-8580-2
Type :
conf
DOI :
10.1109/TEST.2004.1387393
Filename :
1387393
Link To Document :
بازگشت