DocumentCode :
425729
Title :
Affordable and effective screening of delay defects in ASICs using the inline resistance fault model
Author :
Benware, Brady ; Lu, Cam ; van Slyke, John ; Krishnamurthy, Prabhu ; Madge, Robert ; Keim, Martin ; Kassab, Mark ; Rajski, Janusz
Author_Institution :
LSI Logic Corp., Fort Collins, CO, USA
fYear :
2004
fDate :
26-28 Oct. 2004
Firstpage :
1285
Lastpage :
1294
Abstract :
Transition delay fault (TDF) testing has become a necessary test method in very deep sub micron (VDSM) technologies due to the presence of resistive defects that cause subtle timing failures. The transition delay fault model is based on a slow-to-rise and slow-to-fall fault at each node in the circuit. Some resistive defects such as resistive vias actually induce both faults and the TDF test set can contain unnecessary test patterns for proper screening of this type of defect. The inline resistance fault (IRF) model more accurately represents this defect type and is studied in depth in This work. ATPG experimental results show that IRF patterns can be generated 1.4 to 1.8 times faster with 45% to 58% fewer patterns than traditional TDF patterns. IRF and TDF pattern test results are presented and show that the more expensive TDF remains a more comprehensive test than IRF as expected, but that the quality impact of using only the IRF test set is minimal, especially when combined with effective IDDQ outlier screening such as statistical post processing. Additionally, a methodology is presented for the determination of the number of delay defects that behave according to each model from the test data alone, which is necessary to accurately determine delay defect coverage from multiple test coverage metrics.
Keywords :
application specific integrated circuits; automatic test pattern generation; delays; fault diagnosis; integrated circuit modelling; integrated circuit testing; ASIC; ATPG; IDDQ; inline resistance fault model; multiple test coverage metrics; statistical post processing; test patterns; timing failures; transition delay fault model; transition delay fault testing; very deep submicron technology; Application specific integrated circuits; Automatic test pattern generation; Circuit faults; Circuit testing; Delay effects; Large scale integration; Logic testing; Production; Test pattern generators; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference, 2004. Proceedings. ITC 2004. International
Print_ISBN :
0-7803-8580-2
Type :
conf
DOI :
10.1109/TEST.2004.1387403
Filename :
1387403
Link To Document :
بازگشت