Title :
Power-aware floorplanning-based power throughsilicon- via technology and bump minimisation for three-dimensional power delivery network
Author :
Cheoljon Jang ; Jaehwan Kim ; Jongwha Chong
Author_Institution :
Dept. of Electron. Comput. Eng., Hanyang Univ., Seoul, South Korea
Abstract :
Three-dimensional (3D) integrated circuits, which use a vertically stacked design of 2D planar chips in a 3D arrangement using through-silicon-via (TSV) technology have been developed to minimise chip footprint, enable higher integration density, decrease power consumption and reduce fabrication cost. Floorplanning without considering power can increase the number of power TSVs and bumps needed to solve IR drop constraint in 3D power delivery network. In this study, the authors propose a methodology for minimising the power TSVs and bumps based on power-aware floorplanning using specific power patterns to solve IR drop constraint on the 3D power delivery network. The authors´ methodology moves high power-consuming blocks to the dedicated pattern area which is able to minimise the number of power TSVs and bumps while solving the IR drop constraint. The simulation results show that the proposed method can reduce the total number of power TSVs and bumps by 13.7 and 12.2%, respectively, after power-aware floorplanning while solving the IR drop constraint.
Keywords :
cost reduction; integrated circuit layout; three-dimensional integrated circuits; 2D planar chips; 3D integrated circuits; 3D power delivery network; IR drop constraint; TSV technology; bump minimisation; chip footprint minimization; fabrication cost reduction; high power-consuming blocks; power TSVs; power consumption; power patterns; power-aware floorplanning-based power through-silicon-via technology; three-dimensional integrated circuits; three-dimensional power delivery network; vertically stacked design;
Journal_Title :
Computers & Digital Techniques, IET
DOI :
10.1049/iet-cdt.2013.0118