• DocumentCode
    428219
  • Title

    ADC clock jitter requirements for software radio receivers

  • Author

    Arkesteijn, Vincent J. ; Klumperink, Eric A M ; Nauta, Bram

  • Author_Institution
    MESA Res. Inst., Twente Univ., Enschede, Netherlands
  • Volume
    3
  • fYear
    2004
  • fDate
    26-29 Sept. 2004
  • Firstpage
    1983
  • Abstract
    The effective number of bits of an analogue-to-digital converter (ADC) is limited not only by the quantisation step inaccuracy, but also by sampling time uncertainty. According to a commonly used model, timing jitter errors should not introduce a sampling error bigger than 1 quantisation level for full swing input signals at a frequency equal to half the sample rate. This results in unfeasible phase noise requirements for the sampling clock in software radio receivers with direct RF sampling. The paper explores the clock jitter requirements for a software radio application, using a more realistic model found in the literature and taking into account both the power spectrum of the input signal and the spectrum of the sampling clock jitter. Using this model, we show that the clock jitter is not the limiting factor in the feasibility of software radio receivers.
  • Keywords
    analogue-digital conversion; clocks; phase noise; quantisation (signal); signal sampling; software radio; timing jitter; ADC clock jitter; analogue-to-digital converter; direct RF sampling; phase noise requirements; quantisation step inaccuracy; sampling clock; sampling error; sampling time uncertainty; software radio receivers; timing jitter errors; Application software; Clocks; Phase noise; Quantization; Radio frequency; Receivers; Sampling methods; Software radio; Timing jitter; Uncertainty;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Vehicular Technology Conference, 2004. VTC2004-Fall. 2004 IEEE 60th
  • ISSN
    1090-3038
  • Print_ISBN
    0-7803-8521-7
  • Type

    conf

  • DOI
    10.1109/VETECF.2004.1400385
  • Filename
    1400385