DocumentCode :
429025
Title :
Arbitration for the segmented bus architecture
Author :
Seceleanu, Tiberiu ; Stancescu, Stefan
Author_Institution :
Dept. of Inf. Technol., Turku Univ., Finland
Volume :
2
fYear :
2004
fDate :
4-6 Oct. 2004
Firstpage :
487
Abstract :
We discuss arbitration aspects concerning a segmented bus platform for SOC, at the level of the central arbiter unit. Placed somewhere mid-way between the classical system bus and the network on chip approaches, the segmented bus architecture provides certain performance improvements in comparison with the first, while employing a much simpler communication structure and algorithm than those thought for the second. Our implementation strategy targets an FPGA technology. The result comes as a parameterized arbitration and communication scheme for system on chip designers.
Keywords :
field programmable gate arrays; system buses; system-on-chip; FPGA technology; central arbiter unit; classical system bus; communication structure; network on chip; parameterized arbitration; segmented bus architecture; segmented bus platform; system on chip designers; Assembly systems; Clocks; Energy consumption; Field programmable gate arrays; Frequency synchronization; Information technology; Power system interconnection; Stress; System buses; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Semiconductor Conference, 2004. CAS 2004 Proceedings. 2004 International
Print_ISBN :
0-7803-8499-7
Type :
conf
DOI :
10.1109/SMICND.2004.1403055
Filename :
1403055
Link To Document :
بازگشت