Title :
A maskable memory architecture for rank-order filtering
Author :
Lin, Meng-Chun ; Dung, Lan-Rong
Author_Institution :
Dept. of Electr. & Control Eng., National Chiao Tung Univ., Hsinchu
Abstract :
This paper presents a novel implementation of rank-order filtering using maskable memory. Based on a bit-serial rank-order filtering algorithm the proposed design uses a special-defined memory, called parallel maskable memory (PMM) to realize major operations of rank-order filtering, polarization and update. Using the memory-orient architecture, the proposed rank-order filter can benefit from high flexibility, low cost and high speed. PMM has features of bit-sliced read, partial write, and pipelined datapath. Bit-sliced read and partial write are driven by maskable registers. The maskable registers allows PMM to configure operating bits. The bit-sliced read with a polarization selector allows PMM to perform polar determination while the partial write helps next-bit update. Recursively combining the bit-sliced read and partial write, PMM can effectively realizes rank-order filtering in terms of cost and speed
Keywords :
filtering theory; memory architecture; parallel processing; bit-sliced read; maskable memory architecture; maskable registers; memory-orient architecture; next-bit update; operating bits configuration; parallel maskable memory; partial write; pipelined datapath; polarization selector; rank-order filtering algorithm; special-defined memory; Control engineering; Costs; Filtering algorithms; Hardware; Memory architecture; Nonlinear filters; Polarization; Registers; Signal processing algorithms; Sorting;
Conference_Titel :
Circuits and Systems, 2004. Proceedings. The 2004 IEEE Asia-Pacific Conference on
Conference_Location :
Tainan
Print_ISBN :
0-7803-8660-4
DOI :
10.1109/APCCAS.2004.1412794