DocumentCode :
430730
Title :
An optimization approach for SoC FSM verification
Author :
Zhonghai, Wang ; Jinxiang, Wang ; Yizheng, Ye
Author_Institution :
Microelectron. Center, Harbin Inst. of Technol., China
Volume :
1
fYear :
2004
fDate :
6-9 Dec. 2004
Firstpage :
557
Abstract :
Verification is a bottleneck in IC design, and how to do FSM verification is the main part of the problem. A new approach based on digraph theory and mathematical programming, whose target is to verify all the state transitions in the optimized time, is presented in This work. The FSM verification path can be generated automatically by this approach and this method has been applied in the C*SOC verification environment, and the experimental result shows the method can accelerate the verification process efficiently.
Keywords :
circuit optimisation; directed graphs; finite state machines; integrated circuit design; mathematical programming; system-on-chip; C*SOC verification; IC design; SoC FSM verification; circuit optimization; digraph theory; finite state machine; mathematical programming; state transitions; verification process; Acceleration; Electronics industry; Formal verification; Hardware; Large-scale systems; Mathematical programming; Microelectronics; Power generation; System-on-a-chip; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2004. Proceedings. The 2004 IEEE Asia-Pacific Conference on
Print_ISBN :
0-7803-8660-4
Type :
conf
DOI :
10.1109/APCCAS.2004.1412822
Filename :
1412822
Link To Document :
بازگشت