DocumentCode
430830
Title
All assembly implementation of GSM-HR speech codec on a fixed point DSP
Author
Lahane, Nitin ; Agarwal, Vivek ; Sakri, Shailesh
Author_Institution
Sasken Commun. Technol. Limited, Bangalore, India
Volume
A
fYear
2004
fDate
21-24 Nov. 2004
Firstpage
5
Abstract
In the recent past there have been a lot of efforts in the development of speech coding algorithms and their implementations at bit rates lesser than 8 kbps. To support the development of such complex algorithms, computational power of digital signal processors (DSP´s) increased tremendously. This lead to DSP´s enriched with dedicated hardware support for various application specific features. The software development tools and compiler support has also improved to a large extent. This has slashed down the effort time in implementing the speech codecs. On the other hand, the cost of development tools may be prohibitive for non-vendors and at times high level code conversion tools may not be present at all. This paper emphasizes on the implementation methodology and optimization techniques commonly used to realize such systems where codec implementation in all assembly is necessary. The codec that was chosen for implementing these techniques was the GSM half rate (GSM HR) speech codec. The techniques described here are not limited to only one speech codec but are applicable to any kind of speech codec.
Keywords
digital signal processing chips; optimisation; speech codecs; speech coding; GSM half rate speech codec; GSM-HR speech codec; compiler support; digital signal processors; fixed point DSP; optimization techniques; software development tools; speech coding algorithms; Application software; Assembly; Bit rate; Digital signal processing; Digital signal processors; GSM; Hardware; Signal processing algorithms; Speech codecs; Speech coding;
fLanguage
English
Publisher
ieee
Conference_Titel
TENCON 2004. 2004 IEEE Region 10 Conference
Print_ISBN
0-7803-8560-8
Type
conf
DOI
10.1109/TENCON.2004.1414342
Filename
1414342
Link To Document