DocumentCode :
432870
Title :
An 8x8 IDCT Implementation on an FPGA-Augmented TriMedia
Author :
Sima, Mihai ; Cotofana, Sorin ; Van Eijndhoven, Jos T J ; Vassiliadis, Stamatis ; Vissers, Kees
Author_Institution :
Delft University of Technology and Philips Research
fYear :
2001
fDate :
March 29 2001-April 2 2001
Firstpage :
160
Lastpage :
169
Abstract :
This paper presents an experiment which aims to assess the potential impact on performance yielded by augmenting a TriMedia/CPU64 processor with a reconfigurable core. We first propose the skeleton of an extension of the Tri-Media/CPU64 architecture, which consists of a Reconfigurable Functional Unit (RFU) and the associated instructions. Then, we address the computation of the 8×8 IDCT on such extended TriMedia and propose a scheme to implement the 1-D IDCT operation on the RFU. When implemented on an ACEX EP1K100 FPGA from Altera, the proposed 1-D IDCT exhibits a latency of 16 and a recovery of 2 TriMedia (200 MHz) cycles, and occupies 42% of the device. By configuring the 1-D IDCT computing facility on the RFU at application load-time, a 2-D IDCT including all overheads can be computed with the throughput of 1/32 IDCT/cycle. This is an improvement of more than 40% over the standard TriMedia/CPU64.
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field-Programmable Custom Computing Machines, 2001. FCCM '01. The 9th Annual IEEE Symposium on
Conference_Location :
Rohnert Park, CA, USA
Print_ISBN :
0-7695-2667-5
Type :
conf
Filename :
1420912
Link To Document :
بازگشت