DocumentCode
432883
Title
System on a FPGA Virtual Concatenation
Author
Sezer, Sakir ; Stewart, Eimear ; Carson, Marc ; Greenwood, Claire
Author_Institution
The Queens University of Belfast
fYear
2001
fDate
March 29 2001-April 2 2001
Firstpage
257
Lastpage
258
Abstract
This paper presents the study and implementation of a novel architecture for a virtual concatenation circuit using the NIOS soft core embedded processor on a FPGA (APEX). The architecture is optimised for rapid adaptation of the virtual concatenation core by exploiting the reconfigurable properties of the FPGA technology and the programmable properties of embedded processors. This synergy provides a hardware efficient implementation of hitless re-configuration of transmission paths and the rapid adaptation of the architecture for a wide range of data transmission products to keep pace with product and standard migrations.
fLanguage
English
Publisher
ieee
Conference_Titel
Field-Programmable Custom Computing Machines, 2001. FCCM '01. The 9th Annual IEEE Symposium on
Conference_Location
Rohnert Park, CA, USA
Print_ISBN
0-7695-2667-5
Type
conf
Filename
1420925
Link To Document