• DocumentCode
    432886
  • Title

    Evaluation of Reconfigurable Cache Module Architecture

  • Author

    Singhal, Abhishek ; Somani, Arun ; Tyagi, Akhilesh

  • Author_Institution
    Iowa State University
  • fYear
    2001
  • fDate
    March 29 2001-April 2 2001
  • Firstpage
    263
  • Lastpage
    266
  • Abstract
    This paper presents the details of a superscalar microarchitecture to support reconfigurable cache modules. A reconfigurable cache module can be used either for caching or for computing. The reconfiguration latencies dictate that these modules be used for computations involving multiple data items. We evaluate this microarchitecture for a variety of multimedia computation kernels through simulations. The out-of-order superscalar simulator from the publicly available microarchitecture simulation toolset SimpleScalar was modified to incorporate the reconfigurable cache modules. The simulation results indicate a reduction of 10%-85% in execution time for multi-media applications such as adpcm and mpeg.
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Field-Programmable Custom Computing Machines, 2001. FCCM '01. The 9th Annual IEEE Symposium on
  • Conference_Location
    Rohnert Park, CA, USA
  • Print_ISBN
    0-7695-2667-5
  • Type

    conf

  • Filename
    1420928