DocumentCode :
433106
Title :
Minimum hardware implementation of multipliers of the lifting wavelet transform
Author :
Tonomura, Yoshihide ; Chokchaitam, Somchart ; Iwahashi, Masahiro
Author_Institution :
Nagaoka Univ. of Technol., Japan
Volume :
4
fYear :
2004
fDate :
24-27 Oct. 2004
Firstpage :
2499
Abstract :
The lifting structured wavelet transform (lifting wavelet) attracts researchers´ attention as a key technology to a lossless and lossy unified coding system of digital image data. For VLSI circuit implementation, multiplier coefficients in the transform must be truncated into finite word length binary values. This report investigates how to appropriately assign error tolerance to each coefficient considering its sensitivity to a typical image signal under a given tolerable total hardware cost. As a result, it is confirmed that the total hardware scale of the multipliers is reduced to 51%.
Keywords :
VLSI; data compression; image coding; roundoff errors; transform coding; wavelet transforms; VLSI circuit implementation; binary value; digital image data; error tolerance; finite word length; lifting structure wavelet transform; lossless-lossy unified coding system; minimum multiplier hardware implementation; Circuits; Decoding; Digital images; Discrete cosine transforms; Finite impulse response filter; Hardware; Image coding; Signal synthesis; Very large scale integration; Wavelet transforms;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Image Processing, 2004. ICIP '04. 2004 International Conference on
ISSN :
1522-4880
Print_ISBN :
0-7803-8554-3
Type :
conf
DOI :
10.1109/ICIP.2004.1421610
Filename :
1421610
Link To Document :
بازگشت