DocumentCode
433535
Title
Serial block processing for multi-code WCDMA frequency domain equalization
Author
Iacono, Daniele Lo ; Messina, Ettore ; Volpe, Costantino ; Spalvieri, Arnaldo
Volume
1
fYear
2005
fDate
13-17 March 2005
Firstpage
164
Abstract
This paper presents an efficient implementation of a frequency domain linear equalizer for WCDMA systems. A significant complexity reduction with respect to traditional equalizers can be achieved by means of frequency domain block processing. After deriving the analytical formulation of the equalizer coefficients, it is shown that the performance of the frequency domain equalizer (FDE) is substantially equivalent to that of the classical time domain equalizer (TDE) over a wide range of operating conditions so that no penalty has to be paid for the complexity reduction. Starting from a pure parallel implementation of the FDE, it is shown that block processing for multi-code downlink WCDMA can be conveniently performed in a serial fashion, through properly reusing small processing elements while exploiting the pipeline in order to reduce the subsequent latency overhead.
Keywords
3G mobile communication; code division multiple access; equalisers; frequency-domain analysis; pipeline processing; FDE; complexity reduction; equalizer coefficients; frequency domain equalization; frequency domain equalizer; latency overhead; linear equalizer; multi-code WCDMA; multi-code downlink; parallel implementation; performance; pipeline; processing element reuse; serial block processing; Delay; Downlink; Equalizers; Frequency domain analysis; Intersymbol interference; Multiaccess communication; Multiple access interference; Performance analysis; Pipelines; Transversal filters;
fLanguage
English
Publisher
ieee
Conference_Titel
Wireless Communications and Networking Conference, 2005 IEEE
ISSN
1525-3511
Print_ISBN
0-7803-8966-2
Type
conf
DOI
10.1109/WCNC.2005.1424493
Filename
1424493
Link To Document