Title :
Design and implementation of a FFT/IFFT soft IP generator for OFDM system
Author :
Tsai, Tsung-Han ; Peng, Chen-Chi
Author_Institution :
Dept. of Electron. Eng., Nat. Central Univ., Chung-li, Taiwan
Abstract :
We design an automatic generation environment for a fast Fourier transform (FFT) and inverse fast Fourier transform (IFFT) hardware accelerator with various parameters. The target application is the FFT/IFFT core, from 8 to 8192 points, for OFDM systems. With different input parameters and constraints, our FFT/IFFT soft IP generator can automatically generate complete design results including the synthesizable Verilog HDL code, test bench, and synthesis script files. We also produce the on-chip-bus interface circuit, compliant with the AMBA protocol, and associated device driver so that the generated IP is ready for system-on-chip (SOC) integration. Therefore, not only reducing the time-to-market development cost, the proposed design can provide a reuseable and programmable IP core which is suitable for SoC applications.
Keywords :
OFDM modulation; device drivers; fast Fourier transforms; hardware description languages; industrial property; logic circuits; programmable circuits; system buses; system-on-chip; AMBA protocol; FFT/IFFT core; FFT/IFFT soft IP generator; IFFT hardware accelerator; OFDM systems; SOC integration; device driver; inverse fast Fourier transform; on-chip-bus interface circuit; programmable IP core; reuseable IP core; synthesis script files; synthesizable Verilog HDL code; system-on-chip; Automatic testing; Circuit synthesis; Circuit testing; Driver circuits; Fast Fourier transforms; Hardware design languages; OFDM; Protocols; System-on-a-chip; Time to market;
Conference_Titel :
Consumer Electronics, 2005. ICCE. 2005 Digest of Technical Papers. International Conference on
Print_ISBN :
0-7803-8838-0
DOI :
10.1109/ICCE.2005.1429879