DocumentCode
435662
Title
Asynchronous packet-switch for SoC
Author
Xu, Jun ; Sotudeh, Reza
Author_Institution
Hertfordshire Univ., Hatfield, UK
fYear
2004
fDate
6-8 Dec. 2004
Firstpage
335
Lastpage
338
Abstract
System-on-chip (SoC) design is facing increasing difficulties in its integration, global wiring delay and power dissipation. Interconnection network technology has the advantage over the conventional bus technology in its scalability; on the other hand, asynchronous circuit design technology may offer power saving and tackle the clock-skew problem. The combination of these two technologies therefore could be an optimal solution for the interconnection of SoC. In this paper, we focus on the implementation of packet-switch with asynchronous technology. The results of experiments run to evaluate several aspects of the packet-switch implementation are presented.
Keywords
asynchronous circuits; integrated circuit design; integrated circuit interconnections; integrated logic circuits; logic design; system-on-chip; SoC design; asynchronous circuit design technology; asynchronous packet switch; clock skew problem; global wiring delay; interconnection network technology; power dissipation; system-on-chip design; Asynchronous circuits; Buffer storage; Clocks; Delay; Integrated circuit interconnections; Multiprocessor interconnection networks; Power dissipation; Power system interconnection; Switches; Wire;
fLanguage
English
Publisher
ieee
Conference_Titel
Microelectronics, 2004. ICM 2004 Proceedings. The 16th International Conference on
Print_ISBN
0-7803-8656-6
Type
conf
DOI
10.1109/ICM.2004.1434580
Filename
1434580
Link To Document