DocumentCode :
435701
Title :
CMOS transistor design challenges for mobile and digital consumer applications
Author :
Wu, Jeff
Author_Institution :
Silicon Technol. Dev., Texas Instruments Inc., Dallas, TX, USA
Volume :
1
fYear :
2004
fDate :
18-21 Oct. 2004
Firstpage :
90
Abstract :
CMOS transistor design for low power applications poses significant challenges. The rich features now required in mobile phones and PDAs call for complex computations and ever-increasing processing power. At the same time, low power consumption continues to be an essential requirement to ensure usable battery life for mobile and portable products. This paper examines challenges associated with transistor scaling to meet both performance and leakage power targets. A methodology to co-optimize transistor and circuit design is discussed. Various aspects of CMOS transistor scaling are discussed in consideration of both optimized power and performance. Transistor static leakage components, including gate leakage (Ig), subthreshold leakage (Ioffs), and source/drain gate edge diode leakage (Igdl), are separately studied and examined. We show that the optimal transistor targeting requires defining transistor leakage specs in conjunction with power management schemes used in circuit designs. Cost containment for mobile and consumer digital application chips is of paramount importance. SRAM bit cell area has a significant impact on overall chip sizes. Random dopant fluctuation (RDF), narrow width effects, and other transistor scaling issues affecting cell stability and manufacturability, are discussed.
Keywords :
CMOS integrated circuits; mobile handsets; power consumption; transistor circuits; CMOS transistor design; PDA; SRAM; cell stability; chip sizes; circuit design; cost containment; digital consumer applications; gate leakage; low power applications; mobile phones; narrow width effects; optimized power; portable products; power consumption; power management; random dopant fluctuation; source/drain gate edge diode leakage; subthreshold leakage; transistor leakage; transistor scaling; transistor static leakage; usable battery life; Batteries; Circuit synthesis; Costs; Diodes; Energy consumption; Energy management; Gate leakage; Mobile handsets; Personal digital assistants; Subthreshold current;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State and Integrated Circuits Technology, 2004. Proceedings. 7th International Conference on
Print_ISBN :
0-7803-8511-X
Type :
conf
DOI :
10.1109/ICSICT.2004.1434961
Filename :
1434961
Link To Document :
بازگشت