DocumentCode :
435826
Title :
Low power scalable DCT design based on scalers sharing multiplier [video coding applications]
Author :
Feng, Liu ; Guoding, Dai ; Yiqi, Zhuang
Author_Institution :
Inst. of Microelectron., Xidian Univ., China
Volume :
3
fYear :
2004
fDate :
18-21 Oct. 2004
Firstpage :
1613
Abstract :
This paper proposes a low power DCT architecture based on scalers sharing a multiplier, which reduces the computation complexity of matrix-vector multiplication by sharing a small set of products. The presented architecture also provides an easy approach for making a trade off between image quality and power dissipation through scaling the multiplier´s precision. Experimental results on a hardware FPGA platform shows that more than 35% power saving can be achieved by replacing the shift-adder multipliers with the scalers sharing multipliers in the baseline design.
Keywords :
digital arithmetic; discrete cosine transforms; field programmable gate arrays; low-power electronics; matrix multiplication; video coding; FPGA; image quality; low power DCT architecture; matrix-vector multiplication; multiplier precision scaling; multiplier sharing scalers; scalable DCT; video coding; Computer architecture; Discrete cosine transforms; Equations; Hardware; Image coding; Image processing; Image quality; Power dissipation; Transform coding; Video compression;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State and Integrated Circuits Technology, 2004. Proceedings. 7th International Conference on
Print_ISBN :
0-7803-8511-X
Type :
conf
DOI :
10.1109/ICSICT.2004.1435138
Filename :
1435138
Link To Document :
بازگشت