DocumentCode :
435916
Title :
Compacted simulation: a new leakage current estimation method
Author :
Xu, Youngjun ; Chen, Jinghua ; Luo, Zuying ; Li, Xiaowei
Author_Institution :
Inst. of Comput. Technol., Chinese Acad. of Sci., Beijing, China
Volume :
2
fYear :
2004
fDate :
18-21 Oct. 2004
Firstpage :
1022
Abstract :
Leakage current of CMOS circuit is increasing dramatically with the technology scales and emerging as a critical issue of high performance system. Subthreshold, gate and reverse biased junction band-to-band tunneling (BTBT) leakage are considered as the three main sources of the total leakage current. Up to now, how to estimate leakage current of large-scale circuits accurately within endurable runtime remains unsolved, although accurate leakage models have been broadly discussed. In this paper, a new method called compacted simulation for leakage current estimation is proposed. We set up experimental flows of three other popular methods for validation and the results show the method achieves very good accuracy (under 0.5%) with several orders of speedup compared with leakage current simulation at circuit level.
Keywords :
CMOS integrated circuits; circuit simulation; leakage currents; BTBT leakage; CMOS circuit; biased junction band-to-band tunneling; compacted simulation; large-scale circuits; leakage current estimation; CMOS technology; Circuit simulation; Computational modeling; Computers; Geometry; Integrated circuit modeling; Leakage current; Optimization methods; Semiconductor device modeling; Semiconductor process modeling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State and Integrated Circuits Technology, 2004. Proceedings. 7th International Conference on
Print_ISBN :
0-7803-8511-X
Type :
conf
DOI :
10.1109/ICSICT.2004.1436680
Filename :
1436680
Link To Document :
بازگشت