DocumentCode :
435987
Title :
Overview of mixed signal methodology for digital full-chip design/verification
Author :
Wong, Waisum ; Gao, Xiaofang ; Wang, Yang ; Vishwanathan, Satya
Author_Institution :
Intel Corp., Sacramento, CA, USA
Volume :
2
fYear :
2004
fDate :
18-21 Oct. 2004
Firstpage :
1421
Abstract :
In conventional chip design digital simulation and analog simulation are carried out separately by digital designers and analog designers. Digital designers run block simulation on RTL code and SDF back-annotation post layout simulation which includes the timing information in digital simulator such as ModelSIM. Analog designers simulate the circuit in transistor level analog simulator. Several interface problems are missed in designs because of kick in a true verification between analog and digital blocks till the silicon comes out of the fab. The new digital full-chip design/verification flow combines both digital and analog simulation in a single environment. It provides a critical bridge which links analog and digital blocks and performs the true full chip design and verification. Using this new flow digital designers and analog designers can work closely together and check the full-chip function and interface between digital blocks and analog blocks. Analog behavioral models can be introduced to replace transistor level block which can save simulation time by hundreds of hours on the initial design cycle for functional design. Fast-spice simulator which also has been integrated into mixed-signal flow can be used in the final full chip simulation in which the transistor level simulation is required.
Keywords :
circuit simulation; formal verification; integrated circuit design; mixed analogue-digital integrated circuits; ModelSIM; RTL code; SDF back-annotation post layout simulation; Spice simulator; analog behavioral model; analog simulation; block simulation; circuit simulation; digital full-chip design; digital full-chip verification; digital simulation; digital simulator; mixed signal methodology; transistor level analog simulator; transistor level block; Analog integrated circuits; Analytical models; CMOS technology; Chip scale packaging; Circuit simulation; Digital integrated circuits; Integrated circuit noise; Signal design; Signal processing; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State and Integrated Circuits Technology, 2004. Proceedings. 7th International Conference on
Print_ISBN :
0-7803-8511-X
Type :
conf
DOI :
10.1109/ICSICT.2004.1436852
Filename :
1436852
Link To Document :
بازگشت