DocumentCode :
435991
Title :
A dual complex pole-zero cancellation compensation mode for three-stage amplifier
Author :
Li, Qiang ; Yi, Jun ; Zhang, Bo ; Fang, Jian ; Luo, Ping ; Li, Zhaoji
Author_Institution :
IC Design Center, Univ. of Electron. Sci. & Technol. of China, Chengdu, China
Volume :
2
fYear :
2004
fDate :
18-21 Oct. 2004
Firstpage :
1461
Abstract :
A new dual complex pole-zero cancellation (DCPC) frequency compensation mode is proposed in this paper. It uses one pair of complex zeros to cancel one pair of complex poles, resulting in the feature that the frequency response of the three-stage amplifier exhibits that of a one-pole system. Thus the bandwidth is expected to be increased several times compared to conventional approaches. Moreover, this technique requires only one very small compensation capacitor even when driving a large load capacitor. A GBW of 4.6 MHz, DC gain of 100 dB, PM of 89.2° and power dissipation of 0.87 mW can be achieved for a load capacitor of 100 pF with a single Miller compensation capacitor of 2 pF at a ±1V supply in a standard 0.6-μm CMOS technology.
Keywords :
CMOS integrated circuits; amplifiers; capacitors; compensation; frequency response; poles and zeros; 0.6 micron; 0.87 mW; 1 V; 100 dB; 100 pF; 2 pF; 4.6 MHz; CMOS technology; Miller compensation capacitor; complex poles; complex zeros; dual complex pole-zero cancellation compensation; frequency compensation; frequency response; one-pole system; three-stage amplifier; Bandwidth; CMOS technology; Capacitors; Frequency response; Gain; Parasitic capacitance; Poles and zeros; Power dissipation; Resistors; Transfer functions;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State and Integrated Circuits Technology, 2004. Proceedings. 7th International Conference on
Print_ISBN :
0-7803-8511-X
Type :
conf
DOI :
10.1109/ICSICT.2004.1436875
Filename :
1436875
Link To Document :
بازگشت