Title :
Device-Circuit Analysis of Double-Gate MOSFETs and Schottky-Barrier FETs: A Comparison Study for Sub-10-nm Technologies
Author :
Woo-Suhl Cho ; Gupta, S.K. ; Roy, K.
Author_Institution :
Sch. of Electr. & Comput. Eng., Purdue Univ., West Lafayette, IN, USA
Abstract :
In this paper, we explore the design space of two possible candidate FETs for sub-10-nm technologies-FinFET like double gate MOSFETs (DGFETs) and Schottky-barrier (SB) devices. Though SB devices are expected to have lower ON current, their lower source/drain resistance (RS/D) can be important in scaled technologies. We evaluate the suitability of the optimized devices for logic and memory designs in the sub-10nm technologies using a comparative device-circuit analysis based on nonequilibrium Green´s function-based transport models and HSPICE circuit simulation. The devices are optimized with gate-to-source (S)/drain (D) underlap, and proper body thickness to suppress direct source-to-drain tunneling (DSDT). Our analysis shows that introduction of gate-to-S/D underlap provides the benefit of reducing DSDT, while reduced body thickness provides a tradeoff between low DSDT and high RS/D. Results also show that DGFETs provide higher drive strength even with larger RS/D. As a result, DGFET-based logic shows higher performance, and better read stability for memory while SBFET-based memory shows higher write stability.
Keywords :
Green´s function methods; MOSFET; SPICE; Schottky barriers; logic design; logic gates; tunnelling; DGFET-based logic; DSDT; FinFET like double gate MOSFET; HSPICE circuit simulation; SBFET-based memory; Schottky-barrier devices; body thickness; comparative device-circuit analysis; direct source-to-drain tunneling; gate-to-source-drain underlap; logic designs; memory designs; nonequilibrium Green´s function-based transport models; size 10 nm; source-drain resistance; Capacitance; Effective mass; Integrated circuit modeling; Inverters; Logic gates; Transistors; Tunneling; Direct source-to-drain tunneling (DSDT); Schottky-barrier (SB) FETs; double gate MOSFETs; sub-10-nm transistors; sub-10-nm transistors.;
Journal_Title :
Electron Devices, IEEE Transactions on
DOI :
10.1109/TED.2014.2364791