DocumentCode
438435
Title
Floorplan management: incremental placement for gate sizing and buffer insertion
Author
Li, Chen ; Koh, Cheng-Kok ; Madden, Patrick H.
Author_Institution
Sch. of Electr. & Comput. Eng., Purdue Univ., West Lafayette, IN, USA
Volume
1
fYear
2005
fDate
18-21 Jan. 2005
Firstpage
349
Abstract
Incremental physical design is an important methodology towards achieving design closure for high-performance large-scale circuits. Placement tools must accommodate incremental changes to the layout and netlist due to physical synthesis techniques without perturbing the original metrics. We present an incremental placement approach using floorplan sizing to manage the resources and demands of the whole chip region in order to accommodate the changes due to gate sizing and buffer insertion. The experimental results show that this approach can accommodate a wide range of incremental changes without a loss in wirelength and mutability. Most important, it also maintains the stability of a placement such that the convergence of physical synthesis iterations can be greatly enhanced.
Keywords
integrated circuit layout; buffer insertion; floorplan management; floorplan sizing; gate sizing; incremental physical design; physical synthesis techniques; placement tools; Circuit stability; Circuit synthesis; Convergence; Delay estimation; Integrated circuit interconnections; Large-scale systems; Resource management; Routing; Timing; White spaces;
fLanguage
English
Publisher
ieee
Conference_Titel
Design Automation Conference, 2005. Proceedings of the ASP-DAC 2005. Asia and South Pacific
Print_ISBN
0-7803-8736-8
Type
conf
DOI
10.1109/ASPDAC.2005.1466187
Filename
1466187
Link To Document