DocumentCode :
438438
Title :
Power estimation strategies for a low-power security processor
Author :
Lee, Yen-Fong ; Huang, Shi-Yu ; Hsu, Sheng-Yu ; Chen, I-Ling ; Shieh, Cheng-Tao ; Lin, Jian-Cheng ; Chang, Shih-Chieh
Author_Institution :
Design Technol. Center, Nat. Tsing-Hua Univ., HsinChu, Taiwan
Volume :
1
fYear :
2005
fDate :
18-21 Jan. 2005
Firstpage :
367
Abstract :
In this paper, we present the power estimation methodologies for the development of a low-power security processor that contains significant amount of logic and memory. For the logic part, we present a highly accurate tool, called PowerMixer. This tool is a refinement of the so-called mixed-level methodology that combines the accuracy of quick SPICE and the speed of gate-level simulation. A grouping scheme is proposed so as to improve the accuracy for design blocks as large as 100K gates. For the memory part, we investigated the power consuming behavior of memories and point out the potential problems associated with the current commercial design flow. These tools, along with a previously published static peak power estimation method (Hsieh et al., 2004), jointly provide an evaluation platform for the power optimization and verification process of our security processor in a practical way.
Keywords :
SPICE; integrated circuit design; logic design; low-power electronics; microprocessor chips; PowerMixer; SPICE; design blocks; gate-level simulation; grouping scheme; low-power security processor; power estimation strategy; power optimization; verification process; CMOS logic circuits; Logic circuits; Logic design; National security; Optimization methods; Power dissipation; SPICE; Steady-state; Switches; Upper bound;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2005. Proceedings of the ASP-DAC 2005. Asia and South Pacific
Print_ISBN :
0-7803-8736-8
Type :
conf
DOI :
10.1109/ASPDAC.2005.1466190
Filename :
1466190
Link To Document :
بازگشت