DocumentCode :
438456
Title :
Simulation acceleration of transaction-level models for SoC with RTL sub-blocks
Author :
Lee, Jae-Gon ; Yang, Wooseung ; Kwon, Young-Su ; Kim, Young-Il ; Kyung, Chong-Min
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., Korea Adv. Inst. of Sci. & Technol., Daejeon, South Korea
Volume :
1
fYear :
2005
fDate :
18-21 Jan. 2005
Firstpage :
499
Abstract :
This paper presents an optimized channel usage between simulator and accelerator when the simulator models transaction-level SoC while accelerator models RTL sub-blocks. Conventional simulation accelerators synchronize the progresses of simulator and accelerator at every simulation time, which results in poor performance by splitting transactions on the simulator-to-accelerator channel into pieces. Occasional synchronization with predictions and recoveries makes it possible to merge multiple transfers yielding substantial performance gain compared to the conventional method.
Keywords :
circuit simulation; integrated circuit modelling; synchronisation; system-on-chip; RTL sub-blocks; SystemC; optimized channel usage; simulation acceleration; simulator-to-accelerator channel; system-on-chip; transaction-level modeling; Acceleration; Computational modeling; Computer simulation; Degradation; Digital systems; Hardware; Performance gain; Research and development; Testing; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2005. Proceedings of the ASP-DAC 2005. Asia and South Pacific
Print_ISBN :
0-7803-8736-8
Type :
conf
DOI :
10.1109/ASPDAC.2005.1466214
Filename :
1466214
Link To Document :
بازگشت