DocumentCode :
438460
Title :
Reducing hardware complexity of linear DSP systems by iteratively eliminating two-term common subexpressions
Author :
Hosangadi, Anup ; Fallah, Farzan ; Kastner, Ryan
Author_Institution :
Dept. of ECE, California Univ., Santa Barbara, CA, USA
Volume :
1
fYear :
2005
fDate :
18-21 Jan. 2005
Firstpage :
523
Abstract :
This paper presents a novel technique to reduce the number of operations in multiplierless implementations of linear DSP transforms, by iteratively eliminating two-term common subexpressions. Our method uses a polynomial transformation of linear systems that enables us to eliminate common subexpressions consisting of multiple variables. Our algorithm is fast and produces the least number of additions/subtractions compared to all known techniques. The synthesized examples show significant reductions in the area and power consumption.
Keywords :
circuit complexity; digital signal processing chips; integrated circuit design; digital signal processing systems; hardware complexity reduction; linear DSP transforms; multiplierless implementations; polynomial transformation; two-term common subexpressions; Digital signal processing; Discrete Fourier transforms; Discrete cosine transforms; Energy consumption; Equations; Hardware; Iterative algorithms; Laboratories; Linear systems; Polynomials;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2005. Proceedings of the ASP-DAC 2005. Asia and South Pacific
Print_ISBN :
0-7803-8736-8
Type :
conf
DOI :
10.1109/ASPDAC.2005.1466219
Filename :
1466219
Link To Document :
بازگشت