DocumentCode :
438461
Title :
A fast algorithm for finding common multiple-vertex dominators in circuit graphs
Author :
Krenz, Rene ; Dubrova, Elena
Author_Institution :
IMIT-KTH, R. Inst. of Technol., Stockholm, Sweden
Volume :
1
fYear :
2005
fDate :
18-21 Jan. 2005
Firstpage :
529
Abstract :
In this paper we present a fast algorithm for computing common multiple-vertex dominators in circuit graphs. Dominators are widely used in CAD applications such as satisfiability checking, equivalence checking, ATPG, technology mapping, decomposition of Boolean functions and power optimization. State of the art algorithms compute single-vertex dominators in linear time. However, the rare appearance of single-vertex dominators in circuit graphs requires the investigation of a broader type of dominators and the development of algorithms to compute them. We show that our new technique is faster and computes more common multiple-vertex dominators than existing techniques.
Keywords :
automatic test pattern generation; circuit CAD; circuit optimisation; computability; equivalent circuits; ATPG; Boolean function decomposition; circuit CAD; circuit graphs; common multiple-vertex dominators; equivalence checking; power optimization; satisfiability checking; technology mapping; Application software; Automatic test pattern generation; Boolean functions; Circuits; Design automation; Electronic design automation and methodology; Flow graphs; Information analysis; Scalability; Space technology;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2005. Proceedings of the ASP-DAC 2005. Asia and South Pacific
Print_ISBN :
0-7803-8736-8
Type :
conf
DOI :
10.1109/ASPDAC.2005.1466220
Filename :
1466220
Link To Document :
بازگشت