• DocumentCode
    438476
  • Title

    A new register file access architecture for software pipelining in VLIW processors

  • Author

    Zhang, Yanjun ; He, Hu ; Sun, Yihe

  • Author_Institution
    Inst. of Microelectron., Tsinghua Univ., Beijing, China
  • Volume
    1
  • fYear
    2005
  • fDate
    18-21 Jan. 2005
  • Firstpage
    627
  • Abstract
    This paper presents a novel architecture of register files that combines the local register files and the global register file for clustered VLIW (very long instruction word) processors. The communication between function units through global register file will be more efficient. The concept of associate register is introduced for this architecture. This makes it possible to write a result to two destination registers in one operation, which can efficiently speed up the software pipelining.
  • Keywords
    instruction sets; microprocessor chips; multiprocessing systems; parallel architectures; pipeline processing; associate register; clustered VLIW processor; register file access architecture; software pipelining; very long instruction word; Computer architecture; Digital signal processing; Electronic mail; Microelectronics; Optimizing compilers; Pipeline processing; Registers; Software algorithms; Software performance; VLIW;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Design Automation Conference, 2005. Proceedings of the ASP-DAC 2005. Asia and South Pacific
  • Print_ISBN
    0-7803-8736-8
  • Type

    conf

  • DOI
    10.1109/ASPDAC.2005.1466239
  • Filename
    1466239