DocumentCode :
439311
Title :
A low-power and high-performance CMOS fingerprint sensing and encoding architecture
Author :
Jung, Stefan ; Thewes, Roland ; Scheiter, Thomas ; Goser, Karl ; Weber, Werner
Author_Institution :
Siemens AG, Corporate Technology, Munich, Germany
fYear :
1998
fDate :
22-24 Sept. 1998
Firstpage :
324
Lastpage :
327
Abstract :
A capacitive fingerprint sensor array with pixel-parallel cellular logic in CMOS is presented. The system acquires a binary fingerprint image and performs several image processing algorithms, including thinning the ridges of the fingerprint structure and extracting its characteristic features. The massive parallelism of the architecture leads to a very low power dissipation. Results of both simulations and measurements on a demonstrator chip are shown. The approach is well suited for person identification applications, especially in small portable systems, such as smart cards.
Keywords :
CMOS image sensors; CMOS logic circuits; Capacitive sensors; Encoding; Fingerprint recognition; Image coding; Image matching; Logic arrays; Sensor arrays; Sensor phenomena and characterization;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 1998. ESSCIRC '98. Proceedings of the 24th European
Type :
conf
DOI :
10.1109/ESSCIR.1998.186274
Filename :
1471031
Link To Document :
بازگشت