DocumentCode :
439724
Title :
Planar 1T-cell DRAM with MOS storage capacitors in a 130nm logic technology for high density microprocessors caches
Author :
Somasekhar, Dinesh ; Lu, Shih-Lien ; Bloechel, Bradley ; Lai, Konrad ; Borkar, Shekhar ; De, Vivek
Author_Institution :
Intel Labs, Hillsboro, OR, USA
fYear :
2002
fDate :
24-26 Sept. 2002
Firstpage :
127
Lastpage :
130
Abstract :
IT-cell DRAM arrays with planar MOS capacitors are fabricated in a high performance 130nm logic technology without any process enhancements. Storage capacitors are operated in traditional inversion mode (N+/P), accumulation mode (P+/N) and in depletion mode (P+/P). The P+/P storage cap cell is 3.5X smaller than a 6T SRAM cell and gives a 2X array density advantage over the best SRAM cache design. Measured retention time at 110°C is 350ns with 1W/cm2 refresh power density.
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 2002. ESSCIRC 2002. Proceedings of the 28th European
Conference_Location :
Florence, Italy
Type :
conf
Filename :
1471482
Link To Document :
بازگشت