DocumentCode :
439764
Title :
A continuous-time sigma-delta modulator with reduced jitter sensitivity
Author :
Ortmanns, M. ; Manoli, Y. ; Gerfers, F.
Author_Institution :
Albert Ludwigs University, Freiburg, Germany
fYear :
2002
fDate :
24-26 Sept. 2002
Firstpage :
287
Lastpage :
290
Abstract :
This paper introduces the implementation of a continuous time ΣΔ modulator with reduced jitter sensitivity for the first time to our knowledge. A previously published low power, 1.5V modulator with 12 bit resolution has been redesigned concerning the feedback D/A converter to implement a feedback pulse similar to switched capacitor modulators. A reduction of the jitter sensitivity by more than a decade could be obtained with this approach. The technique presented here has the potential to overcome one of the most severe concerns when building continuous time ΣΔ modulators compared to discrete time implementations.
Keywords :
Capacitors; Clocks; Feedback; Jitter; Microelectronics; Optical signal processing; Pulse modulation; Pulse width modulation; Space vector pulse width modulation; Thyristors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 2002. ESSCIRC 2002. Proceedings of the 28th European
Conference_Location :
Florence, Italy
Type :
conf
Filename :
1471522
Link To Document :
بازگشت