DocumentCode :
439841
Title :
Low jitter design of a 0.35 µm-CMOS frequency divider operating up to 3GHz
Author :
Romano, L. ; Levantino, S. ; Pellerano, S. ; Samori, C. ; Lacaita, A.
Author_Institution :
Politecnico of Milano
fYear :
2002
fDate :
24-26 Sept. 2002
Firstpage :
611
Lastpage :
614
Abstract :
The design of a 32/33 frequency divider, that can operate with input frequency up to 3GHz is discussed, The circuit is realized in a 0.35µm CMOS technology. Particular attention is devoted to assess, in simple terms, the output phase noise and its reduction due to the adoption of a synchronization flip-flop. The measured noise level, -172 dBc/Hz, matches within 1dB with the value predicted by the theory. The minimum input differential signal is 50 mV zero-peak. The power dissipation is 27mW.
Keywords :
CMOS technology; Circuits; Flip-flops; Frequency conversion; Frequency synchronization; Jitter; Noise level; Noise measurement; Phase noise; Power dissipation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 2002. ESSCIRC 2002. Proceedings of the 28th European
Conference_Location :
Florence, Italy
Type :
conf
Filename :
1471601
Link To Document :
بازگشت