DocumentCode :
439880
Title :
The address translation unit of the data-intensive architecture (DIVA) system
Author :
Herming Chiueh ; Draper, J. ; Mediratta, S. ; Sondeen, J.
Author_Institution :
National Chiao Tung University, Taiwan
fYear :
2002
fDate :
24-26 Sept. 2002
Firstpage :
767
Lastpage :
770
Abstract :
The Data-Intensive Architecture (DIVA) system incorporates Processing-In-Memory (PIM) chips as smart-memory coprocessors to a microprocessor. This architecture exploits inherent memory bandwidth both on chip and across the system. Thus, performances of pointer-based and sparse-matrix computations as well as multimedia applications are significantly enhanced. A key feature of the DIVA architecture is the address translation mechanism, which supports virtual addressing of application code and data. Instead of prohibitive conventional page tables, DIVA provides a simplified mechanism using segments. In this paper, the design of the address translation unit is presented, and trade-offs in VLSI design including performance, area, and design modulation are also discussed.
Keywords :
Bandwidth; Computer architecture; Coprocessors; Data engineering; Integrated circuit interconnections; Memory management; Microprocessors; System buses; System-on-a-chip; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 2002. ESSCIRC 2002. Proceedings of the 28th European
Conference_Location :
Florence, Italy
Type :
conf
Filename :
1471640
Link To Document :
بازگشت