DocumentCode :
440069
Title :
A new method for preventing CMOS latch-up
Author :
Terrill, K.W. ; Byrne, P.F. ; Zappe, H.P. ; Cheung, N.W. ; Hu, C.
Author_Institution :
University of California, Berkeley, CA
Volume :
30
fYear :
1984
fDate :
1984
Firstpage :
406
Lastpage :
409
Abstract :
We propose a near method for preventing CMOS latch-up. This method uses a high-energy (MeV), blanket (mask less), boron implant, which reduces the substrate resistance by creating a p-buried layer under the CMOS devices. Since this implant is performed after the n-well drive-in diffusion, the thickness of the lightly doped layer above the implant can be controlled better and scaled more easily. Furthermore, the p to p+ transition region is sharper and, therefore , the suppression of latch-up is more effective than the use of a p-type epilayer on a p+ substrate. Simulations confirm that the increase in holding and critical currents are due to a reduced substrate resistance.
Keywords :
Boron; CMOS process; CMOS technology; Doping; Electric resistance; Implants; Laboratories; Silicon; Substrates; Thickness control;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices Meeting, 1984 International
Type :
conf
DOI :
10.1109/IEDM.1984.190736
Filename :
1484507
Link To Document :
بازگشت