DocumentCode :
442811
Title :
A scalable, multi-stream MPEG-4 video decoder for conferencing and surveillance applications
Author :
Schumacher, Paul ; Denolf, Kristof ; Chilira-RUs, A. ; Turney, Robert ; Fedele, Nick ; Vissers, Kees ; Bormans, Jan
Author_Institution :
Xilinx Inc., San Jose, CA, USA
Volume :
2
fYear :
2005
fDate :
11-14 Sept. 2005
Abstract :
Increasing resolutions push the throughput requirements of video codecs and complicate the challenges encountered during their cost-efficient implementations. We propose an FPGA implementation of a high-performance MPEG-4 simple profile video decoder, capable of parsing multiple bitstreams from different encoder sources. Its video pipeline architecture exploits the inherent functional parallelism and enables multi-stream support at a limited FPGA resource cost compared to a single stream version. The design is scalable with a number of added compile-time parameters - including maximum frame size and number of input bitstreams - which can be set by the user to suit his application.
Keywords :
decoding; field programmable gate arrays; pipeline processing; source coding; surveillance; teleconferencing; video codecs; video coding; video streaming; FPGA; compile-time parameters; conferencing applications; multistream MPEG-4 video decoder; source encoder; surveillance applications; video codecs; video pipeline architecture; Cost function; Decoding; Field programmable gate arrays; MPEG 4 Standard; Pipelines; Streaming media; Surveillance; Throughput; Video codecs; Videoconference;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Image Processing, 2005. ICIP 2005. IEEE International Conference on
Print_ISBN :
0-7803-9134-9
Type :
conf
DOI :
10.1109/ICIP.2005.1530198
Filename :
1530198
Link To Document :
بازگشت