Title :
Signal-path level assignment for dual-Vt technique
Author :
Wang, Yu ; Yang, Huazhong ; Wang, Hui
Author_Institution :
Dept. of Electron. Eng., Tsinghua Univ., Beijing, China
Abstract :
Along with the fast development of dual threshold voltage (dual-Vt) technology, it is possible to use it to reduce static power in low-voltage high-performance circuits. In this paper we present a new signal-path level circuit model and an algorithm based on the new circuit model which introduces the concept of extracting sub-circuits. Experimental results show that, for the ISCAS85 benchmark circuits, our algorithm produces a significant leakage-power reduction similar to the transistor level dual-Vt assignment, but the computational cost is comparative to gate level dual-Vt assignment.
Keywords :
integrated circuit modelling; network analysis; dual threshold voltage; leakage-power reduction; signal-path level assignment; signal-path level circuit model; static power reduction; CMOS logic circuits; Circuits and systems; Combinational circuits; Laboratories; Logic circuits; MOSFETs; Power dissipation; Power engineering and energy; Threshold voltage; Timing;
Conference_Titel :
Research in Microelectronics and Electronics, 2005 PhD
Print_ISBN :
0-7803-9345-7
DOI :
10.1109/RME.2005.1543007