DocumentCode :
445880
Title :
A digital LSI architecture of elastic graph matching and its FPGA implementation
Author :
Nakano, Teppei ; Morie, Takashi
Author_Institution :
Graduate Sch. of Life Sci. & Syst. Eng., Kyushu Inst. of Technol., Kitakyushu, Japan
Volume :
2
fYear :
2005
fDate :
31 July-4 Aug. 2005
Firstpage :
689
Abstract :
The elastic graph matching (EGM) is known as an excellent algorithm in applications of human face recognition. This paper proposes a digital LSI architecture for EGM and a face/object recognition system using its FPGA implementation. In the EGM, the matching evaluation point graph is distorted to find the best trade-off between better matching in the feature space and less distortion of the evaluation point graph. In the proposed architecture, cache memory stores calculation results at the evaluation points and those at their neighboring pixels to reduce the calculation amount. In the FPGA implementation with a system clock of 48 MHz, EGM between the input and one memorized image can be performed in about 1 ms.
Keywords :
digital integrated circuits; face recognition; field programmable gate arrays; image matching; large scale integration; object recognition; 48 MHz; FPGA; digital LSI architecture; elastic graph matching; face recognition; object recognition; Artificial neural networks; Computer architecture; Face recognition; Field programmable gate arrays; Humans; Image recognition; Intelligent robots; Large scale integration; Object recognition; Pixel;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Neural Networks, 2005. IJCNN '05. Proceedings. 2005 IEEE International Joint Conference on
Print_ISBN :
0-7803-9048-2
Type :
conf
DOI :
10.1109/IJCNN.2005.1555935
Filename :
1555935
Link To Document :
بازگشت