DocumentCode :
446842
Title :
The Difference-Bit Cache
Author :
Navarro, Juan J. ; Lang, Tomas ; Juan, Toni
fYear :
1996
fDate :
22-24 May 1996
Firstpage :
114
Lastpage :
114
Abstract :
The difference-bit cache is a two-way set-associative cache with an access time that is smaller than that of a conventional one and close or equal to that of a direct-mapped cache. This is achieved by noticing that the two tags for a set have to differ at least by one bit and by using this bit to select the way. In contrast with previous approaches that predict the way and have two types of hits (primary of one cycle and secondary of two to four cycles), all hits of the difference-bit cache are of one cycle. The evaluation of the access time of our cache organization has been performed using a recently proposed on-chip cache access model.
Keywords :
2-level adaptive prediction; branch prediction; correlation; system traces; Computer architecture; Delay; Electronic mail; Pain; Performance evaluation; Permission; Proposals; 2-level adaptive prediction; branch prediction; correlation; system traces;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Architecture, 1996 23rd Annual International Symposium on
ISSN :
1063-6897
Print_ISBN :
0-89791-786-3
Type :
conf
DOI :
10.1109/ISCA.1996.10000
Filename :
1563040
Link To Document :
بازگشت