DocumentCode :
447101
Title :
An efficient digital downconversion structure with bandwidth matched receiving
Author :
Wei, Wu ; Bin, Tang ; Ju, Zhang Chang ; Ming, Jiang Zhong
Author_Institution :
Sch. of Electron. Eng., Univ. of Electron. Sci. & Technol. of China, Chengdu, China
Volume :
1
fYear :
2005
fDate :
12-14 Oct. 2005
Firstpage :
136
Lastpage :
139
Abstract :
In this paper, an efficient digital down-conversion (DDC) structure with bandwidth matched receiving, which is based on rational data rate conversion, is given for matched receiving of signals with arbitrary bandwidth. The structure effectively reduces the great gap between the output data rate of the high-speed ADC and the low processing speed of DSP. It combines the conventional structure of DDC with rational data rate conversion. Signals with variable bandwidth are matched received by controlling the interpolation and decimation factors. Moreover, by utilizing the relationship between anti-imaging and anti-aliasing filtering and the interpolation and decimation factors, only decimated data need to be calculated, which, together with a parallel processing structure, achieves high-speed and efficient filtering. Computer simulations have validated the correctness and validity of the structure.
Keywords :
analogue-digital conversion; digital signal processing chips; filtering theory; anti-aliasing filtering; bandwidth matched receiving; data rate conversion; digital downconversion structure; parallel processing structure; Bandwidth; Computer simulation; Data engineering; Digital signal processing; Filtering; Frequency; Interpolation; Passband; Sampling methods; Signal to noise ratio;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Communications and Information Technology, 2005. ISCIT 2005. IEEE International Symposium on
Print_ISBN :
0-7803-9538-7
Type :
conf
DOI :
10.1109/ISCIT.2005.1566816
Filename :
1566816
Link To Document :
بازگشت