DocumentCode :
4485
Title :
An All-Digital Spread-Spectrum Clock Generator With Self-Calibrated Bandwidth
Author :
I-Ting Lee ; Shih-Han Ku ; Shen-Iuan Liu
Author_Institution :
Grad. Inst. of Electron. Eng. & Dept. of Electr. Eng., Nat. Taiwan Univ., Taipei, Taiwan
Volume :
60
Issue :
11
fYear :
2013
fDate :
Nov. 2013
Firstpage :
2813
Lastpage :
2822
Abstract :
A spread-spectrum clock generator (SSCG) is realized by an under-damping all-digital phase-locked loop (PLL). In this SSCG, the spread-spectrum clocking is achieved by switching the divider without a delta-sigma modulator. By using a digital self-calibration technique, the frequency of this SSCG has a triangular modulation profile and relaxes the process variations. This SSCG is fabricated in a 0.18 μm CMOS process. The measured electro-magnetic interference reduction is 14.37 dB. The measured rms and peak-to-peak jitters are 1.49 ps and 13.33 ps in a PLL mode, respectively. The measured rms and peak-to-peak jitters are 2.67 ps and 19.90 ps in a spread-spectrum modulation, respectively.
Keywords :
CMOS integrated circuits; calibration; clocks; digital phase locked loops; electromagnetic interference; jitter; CMOS process; PLL; SSCG; all-digital phase-locked loop; all-digital spread-spectrum clock generator; digital self-calibration; electromagnetic interference reduction; measured rms; peak-to-peak jitters; self-calibrated bandwidth; size 0.18 mum; spread-spectrum modulation; triangular modulation; under-damping; All-digital phase-locked loop; delta-sigma modulator; spread spectrum clock generator; time-to-digital converter;
fLanguage :
English
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-8328
Type :
jour
DOI :
10.1109/TCSI.2013.2252715
Filename :
6492139
Link To Document :
بازگشت