DocumentCode :
450464
Title :
Architecture and Design of the MARS Hardware Accelerator
Author :
Agrawal, P. ; Dally, W.J. ; Ezzat, A.K. ; Fischer, W.C. ; Jagadish, H.V. ; Krishnakumar, A.S.
Author_Institution :
AT&T Bell Laboratories, Murray Hill, NJ
fYear :
1987
fDate :
28-1 June 1987
Firstpage :
101
Lastpage :
107
Abstract :
MARS (Microprogrammable Accelerator for Rapid Simulations) is a multiprocessor based hardware accelerator capable of efficiently implementing a wide range of computationally complex algorithms. Its architecture is ideally suited for performing event driven simulations of VLSI circuits. The highly pipelined and parallel architecture of MARS provides a performance comparable to existing hardware simulation engines while its highly flexible architecture supports a wide range of applications. Flexibility is achieved through custom designed microprogrammable and reconfigurable VLSI processors. Logic simulation performance of about one million events per second is easily achievable.
Keywords :
Acceleration; Circuit simulation; Computational modeling; Computer architecture; Discrete event simulation; Engines; Hardware; Mars; Parallel architectures; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1987. 24th Conference on
ISSN :
0738-100X
Print_ISBN :
0-8186-0781-5
Type :
conf
DOI :
10.1109/DAC.1987.203228
Filename :
1586212
Link To Document :
بازگشت