DocumentCode
450528
Title
HPEX: A Hierarchical Parasitic Circuit Extractor
Author
Su, Shun-lin ; Rao, Vasant B. ; Trick, Timothy N.
Author_Institution
Coordinated Science Laboratory, University of Illinois at Urbana-Champaign, Urbana, IL
fYear
1987
fDate
28-1 June 1987
Firstpage
566
Lastpage
569
Abstract
A hierarchical parasitic circuit extractor HPEX for Manhattan layouts is described. HPEX can model interconnection lines as distributed lumped circuits directly from a circuit layout by using analytical formulas instead of numerical methods. The difference in feature sizes between mask layouts and actual fabricated conductors is also taken into account by a geometrical preprocessing algorithm based on a novel Y-X scanline method and a simple rectangle data structure. In addition, a simple and accurate node reduction technique based on the concept of Elmore´s delay is employed in HPEX to make layout verification simpler. All features mentioned above clearly indicate that HPEX will be a promising tool in verifying VLSI system performance especially when interconnect parasitics associated with VLSI circuits are taken into consideration.
Keywords
Circuit optimization; Circuit simulation; Circuit synthesis; Conductors; Fabrication; Integrated circuit interconnections; Permission; Predictive models; Propagation delay; Very large scale integration;
fLanguage
English
Publisher
ieee
Conference_Titel
Design Automation, 1987. 24th Conference on
ISSN
0738-100X
Print_ISBN
0-8186-0781-5
Type
conf
DOI
10.1109/DAC.1987.203301
Filename
1586285
Link To Document