DocumentCode :
451902
Title :
Architectural Synthesis of Performance--Driven Multipliers with Accumulator Interleaving
Author :
Ghosh, Debabrata ; Nandy, S.K. ; Sadayappan, P. ; Parthasarathy, K.
Author_Institution :
Texas Instruments (India), Bangalore
fYear :
1993
fDate :
14-18 June 1993
Firstpage :
303
Lastpage :
307
Abstract :
VLSI multipliers assume different characteristics in terms of latency, throughput and area for different target applications. This paper proposes a methodology of automatically generating a multiplier from the user´s specifications of latency, throughput, and area. The entire gamut of multipliers, starting from low area, moderate performance multipliers to high performance ones with low latency and/or very high throughput is captured in this synthesis procedure. The architecture comprises of a smaller core, a Front End Server (FES) and a Back End Processor (BEP) which allows to use the basic core repetitively for multiplication of larger numbers. Through a novel method of accumulator interleaving the multipliers designed using the proposed methodology support better performance compared to conventional approaches. The proposed methodology can be used for synthesis of multipliers occupying any place (feasible in a given technology) in the A - L - T (Area, Latency, Throughput) space, subject to an affordable power dissipation.
Keywords :
Database machines; Delay; Design methodology; Instruments; Interleaved codes; Logic; Pipeline processing; Space technology; Throughput; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1993. 30th Conference on
ISSN :
0738-100X
Print_ISBN :
0-89791-577-1
Type :
conf
DOI :
10.1109/DAC.1993.203964
Filename :
1600237
Link To Document :
بازگشت