DocumentCode :
451925
Title :
NEST: A Non-Enumerative Test Generation Method for Path Delay Faults in Combinational Circuits
Author :
Pomeranz, Irith ; Reddy, Sudhakar M. ; Uppaluri, Presanti
Author_Institution :
Electrical and Computer Engineering Department, University of Iowa, Iowa City, IA
fYear :
1993
fDate :
14-18 June 1993
Firstpage :
439
Lastpage :
445
Abstract :
A test generation procedure for path delay faults is proposed, that targets all path delay faults in the circuit-under-test. The procedure overcomes the difficulties in handling the exorbitant numbers of path delay faults in practical circuits by using a non-enumerative method of considering faults, i.e., it never explicitly targets any specific path delay fault. Experimental results demonstrate the effectiveness of the method in deriving tests to detect very large numbers of path delay faults in short run times.
Keywords :
Circuit faults; Circuit simulation; Circuit testing; Cities and towns; Combinational circuits; Delay effects; Delay estimation; Electrical fault detection; Fault detection; Propagation delay;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1993. 30th Conference on
ISSN :
0738-100X
Print_ISBN :
0-89791-577-1
Type :
conf
DOI :
10.1109/DAC.1993.203989
Filename :
1600262
Link To Document :
بازگشت