Title :
Linking BDD-Based Symbolic Evaluation to Interactive Theorem-Proving
Author :
Joyce, Jeffrey J. ; Seger, Carl-Johan H.
Author_Institution :
Department of Computer Science, University of British Columbia, Vancouver, B.C., Canada
Abstract :
A novel approach to formal hardware verification results from the combination of symbolic trajectory evaluation and interactive theorem-proving. From symbolic trajectory evaluation we inherit a high degree of automation and accurate models of circuit behaviour and timing. From interactive theorem-proving we gain access to powerful mathematical tools such as induction and abstraction. We have prototyped a hybrid tool and used this tool to obtain verification results that could not be easily obtained with previously published techniques.
Keywords :
Automation; Boolean functions; Circuit simulation; Computer science; Data structures; Hardware; Joining processes; Prototypes; Switching circuits; Timing;
Conference_Titel :
Design Automation, 1993. 30th Conference on
Print_ISBN :
0-89791-577-1
DOI :
10.1109/DAC.1993.203994