DocumentCode :
452000
Title :
The Minimization and Decomposition of Interface State Machines
Author :
Daga, Ajay J. ; Birmingham, William P.
Author_Institution :
EECS Department, The University of Michigan, Ann Arbor, MI
fYear :
1994
fDate :
6-10 June 1994
Firstpage :
120
Lastpage :
125
Abstract :
There is a well-recognized need for accurate timing-verification tools that account for the functional behavior of component interfaces, and thereby do not traverse false sequential and combinational paths. Such tools, however, are susceptible to an exponential increase in task complexity as circuit-size and functional-complexity of component interfaces increase. The viability of accurate timing verifiers, therefore, hinges on their ability to efficiently analyze the smallest subset of circuit behaviors, while verifying timing characteristics of the overall space of behaviors. This paper presents theoretical results that address this issue for the timing-verification of circuits composed of interacting state machines.
Keywords :
Interface states;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1994. 31st Conference on
ISSN :
0738-100X
Print_ISBN :
0-89791-653-0
Type :
conf
DOI :
10.1109/DAC.1994.204083
Filename :
1600356
Link To Document :
بازگشت