DocumentCode :
452014
Title :
Optimizing Resource Utilization and Testability Using Hot Potato Techniques
Author :
Potkonjak, Miodrag ; Dey, Sujit
Author_Institution :
C&C Research Laboratories, NEC USA, Princeton, NJ
fYear :
1994
fDate :
6-10 June 1994
Firstpage :
201
Lastpage :
205
Abstract :
This paper introduces hot potato high level synthesis transformation techniques. These techniques add deflection operations in a computation in such a way that a specific goal is optimized. We demonstrate how the requirements for two important components of the final implementation cost, registers and interconnects, are significantly reduced using new technique. It is also demonstrated how hot potato techniques can be effectively used during high level synthesis to minimize the partial scan overhead to make the synthesized design testable.
Keywords :
Application specific integrated circuits; Costs; Hardware; High level synthesis; Laboratories; National electric code; Registers; Resource management; Testing; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1994. 31st Conference on
ISSN :
0738-100X
Print_ISBN :
0-89791-653-0
Type :
conf
DOI :
10.1109/DAC.1994.204099
Filename :
1600372
Link To Document :
بازگشت